Do a search on Google for 65Org16 Site: 6502.Org to catch up if you desire more detail.
Simply stated, as many times before, it is a 16-bit equivalent of the original NMOS 6502 8-bit core originally created by Arlet Ottens in Verilog, but modified into 16-bit data, 32-bit address by BigEd. i.e BigEd has modified Arlet's 8-bit 6502 core into a 16-bit data bus 4GB addressable CPU with all NMOS 6502 commands intact!
I would like to further modify BigEd's 65Org16 Core. More will be explained later, but I would like to attempt adding a WDC65C02 PHX opcode first. Arlet has already shown us how to here.
If you are interested how we got to this stage, I would recommend at least skimming through the 6502.org threads below, feel free to add links if you know I've missed any...
They show a beginning desire to mold a bigger, better, faster 6502 type CPU. One that can be designed into a very capable FPGA, maybe approaching 1/2 ASIC speed, using a Spartan 6 QFP style package Xilinx FPGA.
Chapter 1.
Chapter 2.
Chapter 3.
NOTICE: I reserve the right to heavily edit this page in the future, as I have had a long day of work! Thank You
