Peter Monta has dug some more gold out of the 6502 data collected for
visual6502.org - he has now committed mask data,
mask graphics and a spice netlist for the 6502 to his
FPGA netlist tools project on github.
The effect is that he's going in both directions: deriving a gate-level netlist from the transistors for FPGA purposes(*), and deriving circuit-level information which allows analogue simulation.
I've seen some early traces, but we suspect there are a few tweaks needed to the netlist, so it's too early to post pictures. Hopefully we'll see some public pictures soon. Meantime, you can run your own spice simulation, at the rate of about 16 clock cycles per hour - about 4mHz (not to be confused with 4MHz.)
Cheers
Ed
(*)See also
Xor's FPGA core which has a family resemblance.