Based on the schematic excerpt you posted, it's hard to say anything definite. I don't see a clear case of TTL driving CMOS.
The main concern when mixing LS TTL and CMOS is the case where an LS output drives a CMOS input. The input of an HC device needs more than 50% of Vcc in order to perceive a logic high, and that's more than an LS output is
specified to provide. But yes, you can get lucky if the spec is exceeded.
Those who don't wish to rely on luck use an HC
T device to accept the output of an LS device. The HCT input has a lower threshold for a logic high, and can reliably receive the TTL signal.
Quote:
even with the forward voltage drops of diode ANDing
HC is actually
better than HCT for the diode logic in your schematic. That's because in your schematic the diode drop tends to
raise the voltage of a logic
low. Achieving a good logic low is a different problem than what I described above (about achieving a good logic high).
-- Jeff
_________________
In 1988 my 65C02 got six new registers and 44 new full-speed instructions!
https://laughtonelectronics.com/Arcana/ ... mmary.html