I've not given up, because as BDD has pointed out my suggestion will likely go nowhere as his suggestion did. So my 4 year relationship with EPCB is likely done.
Anyway, I've had a desire to move onto 4+ layer designs. Using BGA's, with 256+ pads, in designs with tight real estate need 6 layers or more to route all of the pins out for use.
In KiCAD drawing a schematic in order to route all these pins seems a waste of time. Together with onboard memory devices, with no doubt wide data and address paths, this task is even more laborious...
From the experimentation I've done so far, I believe if one creates a schematic for the power section and the all GND/POWERs of each IC present in the design, then choose the footprints for each of the devices, then one could possibly route all the remaining signals manually.
I'm going on IRC to ask this question tonight and see if it's viable as the netlist will not be complete for the footprints, this may not work. These people are getting tired of me after just 2 days, I hear complaints in there
Maybe they'll tolerate one more night of me!