Back
here Dr. Jeff mentioned a thread I started on Oct.26, 2010. I was very new to Xilinx CPLDs and even newer to FPGAs, as I hadn't an inkling to HDL. I was still using schematic entry... Long story short!:
That thread was more geared towards older Spartan 2 devices which were 5v tolerant, and all I did was assign all the HDL pins out to an IOB pin. 5v is dead where FPGA's are concerned, let's face it!
I'm thinking of starting a new thread around the 3.3v Spartan 6 144-pin TQFP device which I have been working with for almost 2 years now and have some experience in.
For an 8-bit 6502 core the blockRAM could easily fit the zero-page and stack-page RAM inside the device.
I guess for the core comparison tests, it would be wise to max out the remaining blockRAM for the "OS" boot ROM. So in similar fashion to the first endeavor, all pins from the cpu and all internal blockRAM's would be assigned to the Spartan 6 IOB pins.
I would be utilizing ISE14.1 in this test.
Some effort would be necessary by me, I would have to redo the whole testing... I have all the original HDL from the cores mentioned in that thread burned to CD.
What is irritating to me is that all the pic's I had posted to photobucket are gone, so that thread has effectively been rendered useless.
Since this website has been updated by Mike N., photo attachments can now be made direct to this site.
What do the people say?