GARTHWILSON wrote:
...Since your red (top) traces hide a lot of the green (bottom) ones, there's a lot we can't see, and seeing them would probably answer some things I find puzzling since I don't know all of what you're doing with it. Do take care of the green traces between PVB5 and PVB6 connectors however, near the middle, which have some pretty good design rule violations and unintended shorts to pads.
I can say what has happened naturally, is most of the slower signals were pushed to the bottom layer with considerable re-routing. All except for that 1 signal which is a 'potential' main clock. It is at the center of the board, and at the center of each connector on the bottom layer, the one that sticks out like a green thumb, with errors and shorts as you have noted. I had halted my progress and thought of getting rid of the RGB I/O connectors at this point because the RGB In connector is in the way of this primary signal... But thought I would post progress of my basic understanding of your hi-frequency signal protection.
Tomorrow, I'll focus on finishing the routing. Also, on filling in and widening the grounds around the hi speed signals. Thanks again for your continued input Garth!