GARTHWILSON wrote:
Note that like Ed mentioned, if nothing else is driving the bus, its capacitance will hold the last driven value for a long, long time (even milliseconds, not just microseconds or nanoseconds, according to an observation I happened to make when developing something). This assumes all loads on the bus are MOS (CMOS, NMOS, etc.). If there's even a single 74LS load on there, its input current will pull the bus up to a '1'; but it will still take a few hundred ns to do so.
So as long as the addressed device at least goes Hi-Z at the fall of Phi2 and there is not anything else to gum up the works there should be no issues? That makes sense. Being the end of a read cycle there is not likely to be anything else driving the bus unless there is some real stiff buss termination, or a badly timed reflection.